pong/main.par

210 lines
7.7 KiB
Text
Raw Normal View History

2013-02-22 02:27:53 +00:00
Release 14.1 par P.15xf (nt)
Copyright (c) 1995-2012 Xilinx, Inc. All rights reserved.
ALECO-PC:: Thu Feb 21 20:21:13 2013
par -w -intstyle ise -ol high -t 1 main_map.ncd main.ncd main.pcf
Constraints file: main.pcf.
Loading device for application Rf_Device from file '3s250e.nph' in environment C:\Xilinx\14.1\ISE_DS\ISE\.
"main" is an NCD, version 3.2, device xc3s250e, package cp132, speed -5
Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.320 Volts)
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
Device speed data version: "PRODUCTION 1.27 2012-04-23".
Design Summary Report:
Number of External IOBs 19 out of 92 20%
Number of External Input IOBs 1
Number of External Input IBUFs 1
Number of LOCed External Input IBUFs 1 out of 1 100%
Number of External Output IOBs 18
Number of External Output IOBs 18
Number of LOCed External Output IOBs 18 out of 18 100%
Number of External Bidir IOBs 0
Number of BUFGMUXs 1 out of 24 4%
Number of Slices 52 out of 2448 2%
Number of SLICEMs 0 out of 1224 0%
Overall effort level (-ol): High
Placer effort level (-pl): High
Placer cost table entry (-t): 1
Router effort level (-rl): High
Starting initial Timing Analysis. REAL time: 1 secs
Finished initial Timing Analysis. REAL time: 1 secs
Starting Placer
Total REAL time at the beginning of Placer: 1 secs
Total CPU time at the beginning of Placer: 1 secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum:130c5420) REAL time: 1 secs
Phase 2.7 Design Feasibility Check
Phase 2.7 Design Feasibility Check (Checksum:130c5420) REAL time: 1 secs
Phase 3.31 Local Placement Optimization
Phase 3.31 Local Placement Optimization (Checksum:130c5420) REAL time: 1 secs
Phase 4.2 Initial Clock and IO Placement
Phase 4.2 Initial Clock and IO Placement (Checksum:2104b6b4) REAL time: 1 secs
Phase 5.30 Global Clock Region Assignment
Phase 5.30 Global Clock Region Assignment (Checksum:2104b6b4) REAL time: 1 secs
Phase 6.36 Local Placement Optimization
Phase 6.36 Local Placement Optimization (Checksum:2104b6b4) REAL time: 1 secs
Phase 7.8 Global Placement
.........
..
Phase 7.8 Global Placement (Checksum:5dd09b6d) REAL time: 4 secs
Phase 8.5 Local Placement Optimization
Phase 8.5 Local Placement Optimization (Checksum:5dd09b6d) REAL time: 4 secs
Phase 9.18 Placement Optimization
Phase 9.18 Placement Optimization (Checksum:4e40a4b4) REAL time: 4 secs
Phase 10.5 Local Placement Optimization
Phase 10.5 Local Placement Optimization (Checksum:4e40a4b4) REAL time: 4 secs
Total REAL time to Placer completion: 4 secs
Total CPU time to Placer completion: 4 secs
Writing design to file main.ncd
Starting Router
Phase 1 : 319 unrouted; REAL time: 7 secs
Phase 2 : 284 unrouted; REAL time: 7 secs
Phase 3 : 35 unrouted; REAL time: 7 secs
Phase 4 : 69 unrouted; (Par is working to improve performance) REAL time: 7 secs
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
Updating file: main.ncd with current fully routed design.
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 9 secs
Updating file: main.ncd with current fully routed design.
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 10 secs
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 10 secs
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 10 secs
Phase 11 : 0 unrouted; (Par is working to improve performance) REAL time: 10 secs
Phase 12 : 0 unrouted; (Par is working to improve performance) REAL time: 10 secs
WARNING:Route:455 - CLK Net:VGADriver/W may have excessive skew because
2 CLK pins and 0 NON_CLK pins failed to route using a CLK template.
Total REAL time to Router completion: 10 secs
Total CPU time to Router completion: 9 secs
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Generating "PAR" statistics.
**************************
Generating Clock Report
**************************
+---------------------+--------------+------+------+------------+-------------+
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
| CLK_BUFGP | BUFGMUX_X2Y1| No | 25 | 0.037 | 0.098 |
+---------------------+--------------+------+------+------------+-------------+
| VGADriver/W | Local| | 2 | 0.000 | 1.219 |
+---------------------+--------------+------+------+------------+-------------+
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
the minimum and maximum path delays which includes logic delays.
* The fanout is the number of component pins not the individual BEL loads,
for example SLICE loads not FF loads.
Timing Score: 0 (Setup: 0, Hold: 0)
Asterisk (*) preceding a constraint indicates it was not met.
This may be due to a setup or hold violation.
----------------------------------------------------------------------------------------------------------
Constraint | Check | Worst Case | Best Case | Timing | Timing
| | Slack | Achievable | Errors | Score
----------------------------------------------------------------------------------------------------------
Autotimespec constraint for clock net CLK | SETUP | N/A| 5.493ns| N/A| 0
_BUFGP | HOLD | 1.410ns| | 0| 0
----------------------------------------------------------------------------------------------------------
All constraints were met.
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
constraint is not analyzed due to the following: No paths covered by this
constraint; Other constraints intersect with this constraint; or This
constraint was disabled by a Path Tracing Control. Please run the Timespec
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
Generating Pad Report.
All signals are completely routed.
Total REAL time to PAR completion: 10 secs
Total CPU time to PAR completion: 9 secs
Peak Memory Usage: 228 MB
Placement: Completed - No errors found.
Routing: Completed - No errors found.
Number of error messages: 0
Number of warning messages: 1
Number of info messages: 1
Writing design to file main.ncd
PAR done!